## New Release ## **LTEC Corporation** Your most experienced partner in IP protection # ANALYSIS REPORT THE WOLFSPEED C3M0075120K 3rd GENERATION 1200V SiC POWER MOSFET **February 2018.** LTEC Corporation released a detailed structure and process analysis report of this 1200V silicon carbide MOSFET, the 3rd product using a planer-gate transistor design. This device has shrunk die size (35%) and reduced Ron(30%) relative to 2nd gen product. Package top view Die top view #### **Device features** - Max. operating voltage: 1200V, rated DC Drain current ID=30A at Tj=25°C - Low specific ON-resistance, RON x A= $503m\Omega$ x $mm^2$ The report has two individually purchasable sections: an 67-page Structure Analysis, and a 28-page Process Analysis section. The Structure Analysis section reveals the physical construction of the device, including EDX materials analysis, and many other fine details. The Process Analysis section includes manufacturing process flow, the estimated number of photomasking steps, and the impurity concentration of the epitaxial layer. Note: The listed report price may not be accurate as it decreases over time. Please contact us for current report pricing: info@ltecusa.com ### **Table of Contents** | I. Structure Analysis Section | Page | |------------------------------------------------------------|------| | 1. Device summary, Table 1, Executive Summary | 3 | | 1.1. Analysis results | 4 | | Table 2. Package structure overview | 5 | | Table 3. Device structure: SiC MOSFET | 6 | | Table 4. Device structure: Layer materials and thicknesses | 7 | | 2.0. Package overview | 8 | | 2.1. X-ray observation | 9 | | 3.0. SiC MOSFET Analysis | 10 | | 3.1. Plain view (Optical Microscope) | 11 | | Die corner and peripheral guard ring configuration | 13 | | 3.2. Plain view, Scanning Electron Microscope (SEM) | 19 | | Die corner and peripheral guard ring configuration | 20 | | Transistor cell array | 23 | | 3.3. Cross-sectional structure analysis (SEM) | 27 | | Die thickness | 28 | | Transistor cell array: Gate and Source, Pwell diffusion | 29 | | Peripherals, die-edge configuration | 35 | | 4.0. Package analysis | 37 | | 4.1. Package structure analysis | 38 | | 4.2. EDX material analysis | 48 | 17G-0019-1 ## **Table of Contents** | II. Process analysis | Page | |-----------------------------------------------------------------|------------| | 1.0. Executive summary | 3 | | 1.1. Die | 4 | | 1.2. Die edge | 5 | | 1.3. Device structure SiC MOSFET | 5 | | Transistor schematic diagram | | | SiC MOSFET configuration | 6 | | (a) Die schematic diagram | | | (b) Layout pattern schematic diagram | | | 1.4. Plan view (SEM): Transistor structure, process features | 8 | | Details of source recess region of the transistor cell array | | | 2.0. Analysis results | | | Table 1: Device structure SiC MOSFET | 13 | | Table 2: Layer material, thickness, SiC MOSFET | 14 | | 3.0. Process flow | | | 3.1. SiC MOSFET front-end wafer process flow (estimated) | 15 | | 3.2. SiC MOSFET process sequence cross-sectional view | 17 | | 3.3. Deailes of self-aligned process of N+ and P-well diffusion | 20 | | for determining channel length, Lch | | | 4.0. Devise structure vs electrical characteristic | 22 | | 4-1.Epi layer impurity concentration analysis | 23 | | Comparison of N-epi drift-region profile of 1,200V SiC MOSFET | | | 2 <sup>nd</sup> gen and 3 <sup>rd</sup> gen. | | | 4-2. Break down voltage | 25 | | 4-3. Ron | 26 | | 5.0. Relevant references | 27 | | 6.0. Relevant patents | 28 | | | 17G-0019-1 | Phone: (408) 432-7247 www.ltecusa.com Contact: info@ltecusa.com